## **LESSON PLAN**

| Discipline:<br>ETC. Engg/CS &<br>Engg.         | Semester:<br>Third (3 <sup>rd</sup> )            | <b>Name of the Lab I/C:</b><br>Er Biswaranjan Nayak/Er Amit Kumar Patra                                            |
|------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| <b>Subject:</b><br>Digital<br>Electronics. Lab | No. of days/week<br>class allotted:<br>Three (3) | Semester from Date: 15.09.22 to Date: 22.12.22<br>No. of Weeks: 15                                                 |
| WEEK                                           | CLASS DAY                                        | PRACTICAL EXPERIMENTS                                                                                              |
| st<br>1                                        | st<br>1<br>nd<br>2                               | Familiarization of Digital Trainer Kit Logic Pulse ,<br>logic probe and Digital IC7400,7402,7432,7486 and<br>7408. |
|                                                | rd<br>3                                          | Review Class                                                                                                       |
| nd<br>2                                        | st<br>1<br>nd<br>2                               | Verify the truth tables of AND, OR, NOT, NOR, NAND, EX OR &EX NOR GATES.                                           |
|                                                | rd<br>3                                          | Review Class                                                                                                       |
| 3 <sup>rd</sup>                                | st<br>1                                          | Explain various gates by using universal properties of NAND gate and verify truth table.                           |
|                                                | nd<br>2                                          | Explain various gates by using universal properties of NOR gate and verify truth table.                            |
|                                                | rd<br>3                                          | Review Class                                                                                                       |
|                                                | st<br>1                                          | Implement half adder using logic gates.                                                                            |
| 4 <sup>th</sup>                                | nd<br>2                                          | Implement full adder using logic gates.                                                                            |
|                                                | rd<br>3                                          | Review Class                                                                                                       |
|                                                | st<br>1                                          | Implement half subtractor using logic gates.                                                                       |
| 5 <sup>th</sup>                                | nd<br>2                                          | Implement full subtractor using logic gates.                                                                       |
|                                                | rd<br>3                                          | Review Class                                                                                                       |

|                     | st<br>1 | Study MULTIPLEXER.                 |
|---------------------|---------|------------------------------------|
| 6 <sup>th</sup>     | nd<br>2 | Study DEMULTIPLEXER.               |
|                     | rd<br>3 | Review Class                       |
| 7 <sup>th</sup>     | st<br>1 | Study display devices, LED.        |
|                     | nd<br>2 | Study Seven segment display.       |
|                     | rd      | Review Class                       |
| 8 <sup>th</sup>     | 3<br>st | Study Shift Registers.             |
|                     | 1<br>nd |                                    |
|                     | 2<br>rd | Review Class                       |
| 9 <sup>th</sup>     | 3<br>st | Study the Operation of Flip Flops. |
|                     | 1<br>nd |                                    |
|                     | 2<br>rd |                                    |
|                     | 3       | Review Class                       |
| 10 <sup>th</sup>    | st<br>1 | Revision                           |
|                     | nd<br>2 |                                    |
|                     | rd<br>3 |                                    |
| 11 <sup>th</sup>    | st<br>1 | Revision                           |
|                     | nd<br>2 |                                    |
|                     | rd<br>3 |                                    |
| th<br>12            | st<br>1 | Revision                           |
|                     | nd<br>2 |                                    |
|                     | rd<br>3 |                                    |
| <sup>th</sup><br>13 | st<br>1 | Revision                           |
|                     | nd<br>2 |                                    |
|                     | rd<br>3 |                                    |

|          | st<br>1 | Revision |
|----------|---------|----------|
| th<br>14 | nd<br>2 |          |
|          | rd<br>3 |          |
|          | st<br>1 | Revision |
| th<br>15 | nd<br>2 |          |
|          | rd<br>3 |          |